UNITED STATES DEPARTMENT OF COMMERCE United States Patent and Trademark Office Address: COMMISSIONER FOR PATENTS P.O. Box 1450 Alexandria, Virginia 22313-1450 www.uspto.gov ## NOTICE OF ALLOWANCE AND FEE(S) DUE 55497 7590 09/24/2009 VISTA IP LAW GROUP LLP 1885 Lundy Avenue Suite 108 SAN JOSE, CA 95131 EXAMINER GUILL, RUSSELL L ART UNIT PAPER NUMBER 2123 DATE MAILED: 09/24/2009 | APPLICATION NO. | FILING DATE | FIRST NAMED INVENTOR | ATTORNEY DOCKET NO. | CONFIRMATION NO. | |-----------------|-------------|-----------------------|---------------------|------------------| | 09/648,540 | 08/28/2000 | Alexander D. Schapira | CA7010652001 | 7789 | TITLE OF INVENTION: METHOD AND SYSTEM FOR SIMULATION OF DIGITAL/ANALOG INTERFACES WITH ANALOG TRI-STATE IOPUTS | APPLN. TYPE | SMALL ENTITY | ISSUE FEE DUE | PUBLICATION FEE DUE | PREV. PAID ISSUE FEE | TOTAL FEE(S) DUE | DATE DUE | |----------------|--------------|---------------|---------------------|----------------------|------------------|------------| | nonprovisional | NO | \$1510 | \$0 | \$0 | \$1510 | 12/24/2009 | THE APPLICATION IDENTIFIED ABOVE HAS BEEN EXAMINED AND IS ALLOWED FOR ISSUANCE AS A PATENT. PROSECUTION ON THE MERITS IS CLOSED. THIS NOTICE OF ALLOWANCE IS NOT A GRANT OF PATENT RIGHTS. THIS APPLICATION IS SUBJECT TO WITHDRAWAL FROM ISSUE AT THE INITIATIVE OF THE OFFICE OR UPON PETITION BY THE APPLICANT. SEE 37 CFR 1.313 AND MPEP 1308. THE ISSUE FEE AND PUBLICATION FEE (IF REQUIRED) MUST BE PAID WITHIN THREE MONTHS FROM THE MAILING DATE OF THIS NOTICE OR THIS APPLICATION SHALL BE REGARDED AS ABANDONED. THIS STATUTORY PERIOD CANNOT BE EXTENDED. SEE 35 U.S.C. 151. THE ISSUE FEE DUE INDICATED ABOVE DOES NOT REFLECT A CREDIT FOR ANY PREVIOUSLY PAID ISSUE FEE IN THIS APPLICATION. IF AN ISSUE FEE HAS PREVIOUSLY BEEN PAID IN THIS APPLICATION (AS SHOWN ABOVE), THE RETURN OF PART B OF THIS FORM WILL BE CONSIDERED A REQUEST TO REAPPLY THE PREVIOUSLY PAID ISSUE FEE TOWARD THE ISSUE FEE NOW DUE. #### HOW TO REPLY TO THIS NOTICE: I. Review the SMALL ENTITY status shown above. If the SMALL ENTITY is shown as YES, verify your current SMALL ENTITY status: A. If the status is the same, pay the TOTAL FEE(S) DUE shown above. B. If the status above is to be removed, check box 5b on Part B - Fee(s) Transmittal and pay the PUBLICATION FEE (if required) and twice the amount of the ISSUE FEE shown above, or If the SMALL ENTITY is shown as NO: A. Pay TOTAL FEE(S) DUE shown above, or B. If applicant claimed SMALL ENTITY status before, or is now claiming SMALL ENTITY status, check box 5a on Part B - Fee(s) Transmittal and pay the PUBLICATION FEE (if required) and 1/2 the ISSUE FEE shown above. II. PART B - FEE(S) TRANSMITTAL, or its equivalent, must be completed and returned to the United States Patent and Trademark Office (USPTO) with your ISSUE FEE and PUBLICATION FEE (if required). If you are charging the fee(s) to your deposit account, section "4b" of Part B - Fee(s) Transmittal should be completed and an extra copy of the form should be submitted. If an equivalent of Part B is filed, a request to reapply a previously paid issue fee must be clearly made, and delays in processing may occur due to the difficulty in recognizing the paper as an equivalent of Part B. III. All communications regarding this application must give the application number. Please direct all communications prior to issuance to Mail Stop ISSUE FEE unless advised to the contrary. IMPORTANT REMINDER: Utility patents issuing on applications filed on or after Dec. 12, 1980 may require payment of maintenance fees. It is patentee's responsibility to ensure timely payment of maintenance fees when due. ### PART B - FEE(S) TRANSMITTAL ### Complete and send this form, together with applicable fee(s), to: Mail Mail Stop ISSUE FEE Commissioner for Patents P.O. Box 1450 Alexandria, Virginia 22313-1450 or <u>Fax</u> (571)-273-2885 INSTRUCTIONS: This form should be used for transmitting the ISSUE FEE and PUBLICATION FEE (if required). Blocks 1 through 5 should be completed where ar in m | appropriate. All further correspondence including the Patent, advance orders and notification indicated unless corrected below or directed otherwise in Block 1, by (a) specifying a new maintenance fee notifications. CURRENT CORRESPONDENCE ADDRESS (Note: Use Block 1 for any change of address) VISTA IP LAW GROUP LLP 1885 Lundy Avenue Suite 108 | | | | Note: A certificate of mailing can only be used for domestic mailings of the Fee(s) Transmittal. This certificate cannot be used for any other accompanying papers. Each additional paper, such as an assignment or formal drawing, must have its own certificate of mailing or transmission. Certificate of Mailing or Transmission I hereby certify that this Fee(s) Transmittal is being deposited with the United States Postal Service with sufficient postage for first class mail in an envelope addressed to the Mail Stop ISSUE FEE address above, or being facsimile transmitted to the USPTO (571) 273-2885, on the date indicated below. | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------| | | | | | | | | | | | | | | | | | (Signature) | | | | | | | | | (Date) | | APPLICATION NO. | FILING DATE | | FIRST NAMED INVENTOR | | ATTO | RNEY DOCKET NO. | CONFIRMATION NO. | | 09/648,540 | 08/28/2000 | | Alexander D. Schapira | | ( | CA7010652001 | 7789 | | APPLN. TYPE | SMALL ENTITY | ISSUE FEE DUE | PUBLICATION FEE DUE | PREV. PAID ISSU | E FEE | TOTAL FEE(S) DUE | DATE DUE | | nonprovisional | NO | \$1510 | \$0 | \$0 | | \$1510 | 12/24/2009 | | EXAM | INER | ART UNIT | CLASS-SUBCLASS | 1 | | | | | GUILL, R | USSELL L | 2123 | 703-014000 | J | | | | | CFR 1.363). Change of corresp Address form PTO/S. "Fee Address" ind PTO/SB/47; Rev 03-(Number is required. 3. ASSIGNEE NAME A PLEASE NOTE: Un | ND RESIDENCE DATA<br>less an assignee is ident<br>th in 37 CFR 3.11. Comp | nge of Correspondence "Indication form led. Use of a Customer A TO BE PRINTED ON ' ified below, no assignee | 2. For printing on the p (1) the names of up to or agents OR, alternati (2) the name of a sing registered attorney or 2 registered patent attc listed, no name will be THE PATENT (print or ty data will appear on the pT a substitute for filing an (B) RESIDENCE: (CITY | o 3 registered pater<br>vely,<br>le firm (having as a<br>agent) and the nam<br>meys or agents. If<br>printed. | nt attorn<br>n membres of u<br>no nam | er a 2<br>p to<br>lee is 3 | ocument has been filed for | | Please check the appropr | riate assignee category or | categories (will not be pr | rinted on the patent): | Individual 🗖 C | orporati | on or other private gro | oup entity Government | | 4a. The following fee(s) are submitted: Issue Fee Publication Fee (No small entity discount permitted) Advance Order - # of Copies 5. Change in Entity Status (from status indicated above) | | | 4b. Payment of Fee(s): (Please first reapply any previously paid issue fee shown above) A check is enclosed. Payment by credit card. Form PTO-2038 is attached. The Director is hereby authorized to charge the required fee(s), any deficiency, or credit any overpayment, to Deposit Account Number (enclose an extra copy of this form). | | | | | | _ 。 . | ns SMALL ENTITY state | · · · · · · · · · · · · · · · · · · · | b. Applicant is no lon | ger claiming SMA | LL EN | ΓΙΤΥ status. See 37 CI | FR 1.27(g)(2). | | NOTE: The Issue Fee an interest as shown by the | nd Publication Fee (if req<br>records of the United Sta | uired) will not be accepte<br>tes Patent and Trademark | ed from anyone other than to Office. | the applicant; a reg | istered | attorney or agent; or th | e assignee or other party in | | Authorized Signature | | | | Date | | | | | Typed or printed name | | | | - | | | | | This collection of inform<br>an application. Confiden<br>submitting the complete<br>this form and/or suggest<br>Box 1450, Alexandria, V<br>Alexandria, Virginia 223 | itiality is governed by 35 d application form to the ions for reducing this bu. Virginia 22313-1450. DC | CFR 1.311. The informatic<br>U.S.C. 122 and 37 CFR<br>USPTO. Time will vary<br>rden, should be sent to the<br>ONOT SEND FEES OR | on is required to obtain or<br>1.14. This collection is es<br>7 depending upon the indi<br>10 de chief Information Offic<br>COMPLETED FORMS T | retain a benefit by<br>timated to take 12<br>vidual case. Any co<br>er, U.S. Patent and<br>O THIS ADDRES: | the pub<br>minutes<br>omment<br>Traden<br>S. SEN | lic which is to file (and<br>is to complete, including<br>is on the amount of tin<br>nark Office, U.S. Depp<br>D TO: Commissioner | by the USPTO to process) g gathering, preparing, and me you require to complete artment of Commerce, P.O. for Patents, P.O. Box 1450, | Under the Paperwork Reduction Act of 1995, no persons are required to respond to a collection of information unless it displays a valid OMB control number. # United States Patent and Trademark Office UNITED STATES DEPARTMENT OF COMMERCE United States Patent and Trademark Office Address: COMMISSIONER FOR PATENTS P.O. Box 1450 Alexandria, Virginia 22313-1450 www.uspto.gov | APPLICATION NO. | FILING DATE | FILING DATE FIRST NAMED INVENTOR | | CONFIRMATION NO. | | | |-----------------------------|-----------------|----------------------------------|--------------|------------------|--|--| | 09/648,540 | 08/28/2000 | Alexander D. Schapira | CA7010652001 | 7789 | | | | 55497 | 7590 09/24/2009 | | EXAMINER | | | | | VISTA IP LAW | GROUP LLP | GUILL, RU | JSSELL L | | | | | 1885 Lundy Aver | nue | | ART UNIT | PAPER NUMBER | | | | Suite 108<br>SAN JOSE, CA 9 | )5121 | | 2123 | | | | # **Determination of Patent Term Adjustment under 35 U.S.C. 154 (b)** (application filed on or after May 29, 2000) The Patent Term Adjustment to date is 907 day(s). If the issue fee is paid on the date that is three months after the mailing date of this notice and the patent issues on the Tuesday before the date that is 28 weeks (six and a half months) after the mailing date of this notice, the Patent Term Adjustment will be 907 day(s). If a Continued Prosecution Application (CPA) was filed in the above-identified application, the filing date that determines Patent Term Adjustment is the filing date of the most recent CPA. Applicant will be able to obtain more detailed information by accessing the Patent Application Information Retrieval (PAIR) WEB site (http://pair.uspto.gov). Any questions regarding the Patent Term Extension or Adjustment determination should be directed to the Office of Patent Legal Administration at (571)-272-7702. Questions relating to issue and publication fee payments should be directed to the Customer Service Center of the Office of Patent Publication at 1-(888)-786-0101 (571)-272-4200. | | Application No. | Applicant(s) | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|----| | | 09/648,540 | SCHAPIRA ET AL. | | | Notice of Allowability | Examiner | Art Unit | | | | Russ Guill | 2123 | | | The MAILING DATE of this communication appe<br>All claims being allowable, PROSECUTION ON THE MERITS IS<br>herewith (or previously mailed), a Notice of Allowance (PTOL-85)<br>NOTICE OF ALLOWABILITY IS NOT A GRANT OF PATENT R | ears on the cover sheet v<br>(OR REMAINS) CLOSED<br>or other appropriate comr<br>IGHTS. This application is | rith the correspondence address<br>in this application. If not included<br>nunication will be mailed in due course. The | | | of the Office or upon petition by the applicant. See 37 CFR 1.313 1. This communication is responsive to <u>an aendment after fine</u> | | | | | 2. ☑ The allowed claim(s) is/are <u>1-20</u> . | | | | | 3. Acknowledgment is made of a claim for foreign priority ur a) All b) Some* c) None of the: 1. Certified copies of the priority documents have 2. Certified copies of the priority documents have 3. Copies of the certified copies of the priority do International Bureau (PCT Rule 17.2(a)). * Certified copies not received: | be been received. been received in Applicate | ion No | he | | Applicant has THREE MONTHS FROM THE "MAILING DATE" noted below. Failure to timely comply will result in ABANDONN THIS THREE-MONTH PERIOD IS NOT EXTENDABLE. 4. A SUBSTITUTE OATH OR DECLARATION must be subminformal patent APPLICATION (PTO-152) which give | IENT of this application. itted. Note the attached Ex | (AMINER'S AMENDMENT or NOTICE OF | | | 5. CORRECTED DRAWINGS (as "replacement sheets") mus | . , . | or decidration is deficient. | | | (a) ☐ including changes required by the Notice of Draftspers | | ew ( PTO-948) attached | | | 1) ☐ hereto or 2) ☐ to Paper No./Mail Date | - | (1.10.0.10) and one of | | | (b) ☐ including changes required by the attached Examiner's Paper No./Mail Date Identifying indicia such as the application number (see 37 CFR 1 each sheet. Replacement sheet(s) should be labeled as such in t | s Amendment / Comment .84(c)) should be written on | the drawings in the front (not the back) of | | | DEPOSIT OF and/or INFORMATION about the depo<br>attached Examiner's comment regarding REQUIREMENT | sit of BIOLOGICAL MA | ΓERIAL must be submitted. Note the | | | | | | | | Attachment(s) 1. ☐ Notice of References Cited (PTO-892) | 5 🖂 Notice of | nformal Patent Application | | | <ol> <li>Induce of References Cited (PTO-092)</li> <li>Induce of Professional Professio</li></ol> | | Summary (PTO-413), | | | 3. ☐ Information Disclosure Statements (PTO/SB/08), | Paper No | s Amendment/Comment | | | Paper No./Mail Date 4. Examiner's Comment Regarding Requirement for Deposit of Biological Material | 8. ⊠ Examiner<br>9. | s Statement of Reasons for Allowance | | | | | | | Application/Control Number: 09/648,540 Page 2 Art Unit: 2123 ### **EXAMINERS AMENDMENT** 1. An Examiner's amendment to the record appears below. Should the changes and/or additions be unacceptable to the applicant, an amendment may be filed as provided by 37 CFR 1.312. To ensure consideration of such an amendment, it MUST be submitted no later than the payment of the issue fee. - 2. Authorization for this amendment was given in telephone interview with E. Tzou on September 10, 2009. - 3. The claims have been amended as follows: - a. Claim 5, line 11, the words, "from [[the ]]a" have been replaced with --from a- - b. Claim 9, line 22, the words, "the computer readable storage device" have been replaced with —a computer readable storage device—. ### Allowable Subject Matter - 4. Claims 1 20 are allowable over the prior art of record. - 5. Following is an Examiner's statement of reasons for allowance: - 6. Regarding claim 1, while Nair (U.S. Patent 6,090,149) teaches a circuit design simulator with a stored electronic representation of a circuit design, the circuit design including at least one interface between a digital circuit and an analog circuit the interface comprising a node at which said digital circuit provides an output and at which said analog circuit receives an input, neither Nair taken alone or in combination with the prior art of record discloses the aforementioned circuit design simulator specifically including a "circuit design including at least one interface between a digital circuit and an analog circuit, said interface comprising a node at which said digital circuit provides a digital circuit output and at which said analog circuit receives an Application/Control Number: 09/648,540 Art Unit: 2123 input and provides either an output or no output, said digital circuit output taking on any one of several states including a digital high state, digital low state, or a high impedance state; at least one processor for simulating operation of said circuit design, said at least one processor dynamically determining whether to apply said output or said no output to said node according to said digital circuit output state", in combination with the remaining elements and features of the claimed invention. It is for these reasons that the applicant's invention defines over the prior art of record. Page 3 - 7. Regarding claim 3, while Nair (U.S. Patent 6,090,149) teaches a method for simulating electronic activity at an analog/digital interface in a circuit design, identifying an interface between a digital circuit and an analog circuit, neither Nair taken alone or in combination with the prior art of record discloses a method for simulating electronic activity at an analog/digital interface in a circuit design, specifically including, "a node at which said digital circuit provides an output and at which said analog circuit receives an input, said output taking on any one of several states including a digital high state, digital low state, or a high impedance state", "modeling said output as a digital output signal from said digital circuit to said node when said output is not in said high impedance state, and as an analog output signal from said analog circuit to said node when said output is in said high impedance state; dynamically switching between said digital output signal and said analog output signal based upon whether or not said output is in said high impedance state", in combination with the remaining elements and features of the claimed invention. It is for these reasons that the applicant's invention defines over the prior art of record. - 8. Regarding claim 5, while Nair (U.S. Patent 6,090,149) teaches a method for simulating electronic activity at an analog/digital interface in a circuit design, identifying an interface between a digital circuit and an analog circuit, neither Nair Art Unit: 2123 taken alone or in combination with the prior art of record discloses a method for simulating electronic activity at an analog/digital interface in a circuit design, specifically including, "said interface comprising a node at which each of said plurality of digital circuits provides an output and at which said analog circuit receives an input, each said output taking on any one of several states including a digital high state, digital low state, or a high impedance state", "modeling at least one of said output as a digital output signal from a corresponding digital circuit to said node when said at least one output is not in said high impedance state, and as an analog output signal from said analog circuit to said node when said output provided by each of said plurality of digital circuits is in said high impedance state; dynamically switching between said digital output signal and said analog output signal based upon whether or not said plurality of digital circuits is in said high impedance state", in combination with the remaining elements and features of the claimed invention. It is for these reasons that the applicant's invention defines over the prior art of record. 9. Regarding claim 8, while Nair (U.S. Patent 6,090,149) teaches a method for simulating electrical operation at an analog/digital interface in a circuit design, neither Nair taken alone or in combination with the prior art of record discloses the aforementioned simulation in a circuit design specifically including "identifying an interface between a digital circuit and an analog circuit, said interface comprising a node at which said digital circuit either outputs a digital signal or else presents a high impedance output so as to be effectively isolated from said node, and at which said analog circuit receives an input signal at an input port; adding a conditional output signal from said input port of said analog circuit to said node, wherein either an output signal or no output signal is applied from said analog circuit to said node", and "simulating electrical operation at said interface by applying said output signal from said analog circuit to said node when said digital circuit presents a high impedance Art Unit: 2123 output, and applying said no output signal from said analog circuit to said node when said digital circuit presents a digital signal", in combination with the remaining elements and features of the claimed invention. It is for these reasons that the applicant's invention defines over the prior art of record. 10. Regarding claim 9, while Nair (U.S. Patent 6,090,149) teaches a method for simulating electronic activity at an analog/digital interface in a circuit design, identifying an interface between a digital circuit and an analog circuit, neither Nair taken alone or in combination with the prior art of record discloses a method for simulating electronic activity at an analog/digital interface in a circuit design, specifically including, "said interface comprising a node at which each of said one or more digital circuits provides an output and at which said analog circuit receives an input, each said output taking on any one of several states including a digital high state, digital low state, or a high impedance state", and "modeling at least one of said output provided by said one or more digital circuits as a digital output signal from a corresponding digital circuit to said node when said at least one of said output is not in said high impedance state, and as an analog output signal from said analog circuit to said node when said output provided by each of said one or more digital circuits is in said high impedance state", in combination with the remaining elements and features of the claimed invention. It is for these reasons that the applicant's invention defines over the prior art of record. 11. Regarding claim 13, while Nair (U.S. Patent 6,090,149) teaches a method for simulating a circuit design, neither Nair taken alone or in combination with the prior art of record teaches the aforementioned method for simulating a circuit design specifically including "identifying an interface between a plurality of digital circuit outputs and an analog circuit input, wherein each of said plurality of digital circuit outputs can present Application/Control Number: 09/648,540 Art Unit: 2123 Page 6 a high impedance state; modeling said interface by using a processor to add an output from an analog circuit receiving said analog circuit input to said interface", and "simulating electrical operation at said modeled interface by resolving an electrical state of said interface using only the output from the analog circuit when all of said plurality of digital circuit outputs are in a high impedance state, and resolving the electrical state of said interface using one or more of said plurality of digital circuit outputs otherwise", in combination with the remaining elements and features of the claimed invention. It is for these reasons that the applicant's invention defines over the prior art of record. 12. Regarding claim 14, while Nair (U.S. Patent 6,090,149) teaches a mixed analog/digital simulator, neither Nair taken alone or in combination with the prior art of record teaches the aforementioned mixed analog/digital simulator specifically including "a simulation processor; said simulation processor including a computer-readable medium on which is embodied a set of programmed instructions that cause said simulation processor to simulate the operation of a design circuit, wherein said design circuit includes: (1) a digital circuit having an output; (2) a network electrically coupled to said digital circuit output, said network formed by electrically coupling an input of each of a plurality of circuit blocks at a network input node; (3) said circuit blocks including at least one analog circuit having an analog circuit input electrically coupled to said network input node; (4) said analog circuit having an input mode of operation for receiving an input signal at said analog circuit input and an output mode of operation for producing an output signal at said analog circuit input; (5) said digital circuit output being applied to said network input node when said digital circuit is in a non-high-impedance state; and (6) said output signal of said analog circuit being applied to said network input node when said digital circuit is in a high-impedance state", in combination with the remaining elements and features of the claimed invention. It is for these reasons that the applicant's invention defines over the prior art of record. Application/Control Number: 09/648,540 Page 7 Art Unit: 2123 13. Regarding claim 17, while Nair (U.S. Patent 6,090,149) teaches a method of simulating mixed analog/digital systems, neither Nair taken alone or in combination with the prior art of record teaches the aforementioned method of simulating mixed analog/digital systems specifically including "transforming an input of an analog circuit into an ioput, said ioput having a conditional output feeding back to a bus, said ioput being operable under a high-impedance input state, and said ioput capable of accepting a digital signal input and producing an analog signal output", "electrically coupling said ioput to a digital circuit output and to inputs of a plurality of additional circuits; receiving said digital signal input at said ioput when said digital circuit output is in a non-high-impedance state; applying said analog signal output at said ioput when said digital circuit output is in a high-impedance state", in combination with the remaining elements and features of the claimed invention. It is for these reasons that the applicant's invention defines over the prior art of record. 14. Any comments considered necessary by applicant must be submitted no later than the payment of the issue fee and, to avoid processing delays, should preferably accompany the issue fee. Such submissions should be clearly labeled "Comments on Statement of Reasons for Allowance." #### Conclusion 15. Any inquiry concerning this communication or earlier communications from the examiner should be directed to Russ Guill whose telephone number is 571-272-7955. The examiner can normally be reached on Monday – Friday 9:30 AM – 6:00 PM. 16. If attempts to reach the examiner by telephone are unsuccessful, the examiner's supervisor, Paul Rodriguez can be reached on 571-272-3753. The fax phone number for Application/Control Number: 09/648,540 Page 8 Art Unit: 2123 the organization where this application or proceeding is assigned is 571-273-8300. Any inquiry of a general nature or relating to the status of this application should be directed to the TC2100 Group Receptionist: 571-272-2100. 17. Information regarding the status of an application may be obtained from the Patent Application Information Retrieval (PAIR) system. Status information for published applications may be obtained from either Private PAIR or Public PAIR. Status information for unpublished applications is available through Private PAIR only. For more information about the PAIR system, see http://pair-direct.uspto.gov. Should you have questions on access to the Private PAIR system, contact the Electronic Business Center (EBC) at 866-217-9197 (toll-free). Russ Guill Examiner Art Unit 2123 RG /Paul L Rodriguez/ Supervisory Patent Examiner, Art Unit 2123